# SN54F74, SN74F74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

SDFS046A - MARCH 1987 - REVISED OCTOBER 1993

 Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs

### description

These devices contain two independent positive-edge-triggered D-type flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.

The SN54F74 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74F74 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE**

|     | INP | OUTPUTS    |   |                |                  |
|-----|-----|------------|---|----------------|------------------|
| PRE | CLR | CLK        | D | Q              | Q                |
| L   | Н   | Х          | Χ | Н              | L                |
| Н   | L   | X          | Χ | L              | Н                |
| L   | L   | X          | Χ | H <sup>†</sup> | H <sup>†</sup>   |
| Н   | Н   | $\uparrow$ | Н | Н              | L                |
| Н   | Н   | $\uparrow$ | L | L              | н                |
| Н   | Н   | L          | Χ | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>†</sup> The output levels are not guaranteed to meet the minimum levels for V<sub>OH</sub>. Furthermore, this configuration is nonstable; that is, it will not persist when PRE or CLR returns to its inactive (high) level.

#### SN54F74...J PACKAGE SN74F74...D OR N PACKAGE (TOP VIEW)



SN54F74 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

SDFS046A - MARCH 1987 - REVISED OCTOBER 1993

# logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

## logic diagram, each flip-flop (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                 | 0.5 V to 7 V                      |
|-------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)      | 1.2 V to 7 V                      |
| Input current range                                   | 30 mA to 5 mA                     |
| Voltage range applied to any output in the high state | $\dots$ -0.5 V to V <sub>CC</sub> |
| Current into any output in the low state              | 40 mA                             |
| Operating free-air temperature range: SN54F74         | . −55°C to 125°C                  |
| SN74F74                                               | 0°C to 70°C                       |
| Storage temperature range                             | . −65°C to 150°C                  |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.



# SN54F74, SN74F74 **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS** WITH CLEAR AND PRESET

SDFS046A - MARCH 1987 - REVISED OCTOBER 1993

## recommended operating conditions

|                 |                                | SN54F74 |     | SN74F74 |     |     | UNIT |      |
|-----------------|--------------------------------|---------|-----|---------|-----|-----|------|------|
|                 |                                | MIN     | NOM | MAX     | MIN | NOM | MAX  | UNIT |
| Vcc             | Supply voltage                 | 4.5     | 5   | 5.5     | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage       | 2       |     |         | 2   |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |         |     | 0.8     |     |     | 0.8  | V    |
| ΙK              | Input clamp current            |         |     | -18     |     |     | -18  | mA   |
| IOH             | High-level output current      |         |     | -1      |     |     | - 1  | mA   |
| lOL             | Low-level output current       |         |     | 20      |     |     | 20   | mA   |
| TA              | Operating free-air temperature | -55     |     | 125     | 0   |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |            | TEST CONDITIONS            |                          | ,   | SN54F74 |       |     | SN74F74 |       |      |
|-----------|------------|----------------------------|--------------------------|-----|---------|-------|-----|---------|-------|------|
|           |            |                            |                          | MIN | TYP     | MAX   | MIN | TYP     | MAX   | UNIT |
| ٧ıK       |            | $V_{CC} = 4.5 \text{ V},$  | $I_{I} = -18 \text{ mA}$ |     |         | -1.2  |     |         | -1.2  | V    |
| VOH       |            | $V_{CC} = 4.5 \text{ V},$  | $I_{OH} = -1 \text{ mA}$ | 2.5 | 3.4     |       | 2.5 | 3.4     |       | V    |
| VOH       |            | $V_{CC} = 4.75 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ |     |         |       | 2.7 |         |       | ٧    |
| VOL       |            | $V_{CC} = 4.5 \text{ V},$  | $I_{OL} = 20 \text{ mA}$ |     | 0.3     | 0.5   |     | 0.3     | 0.5   | V    |
| Ц         |            | $V_{CC} = 5.5 V,$          | V <sub>I</sub> = 7 V     |     |         | 0.1   |     |         | 0.1   | mA   |
| lιΗ       |            | $V_{CC} = 5.5 \text{ V},$  | V <sub>I</sub> = 2.7 V   |     |         | 20    |     |         | 20    | μΑ   |
| 1         | Data, CLK  | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.5 V   |     |         | - 0.6 |     |         | - 0.6 | mA   |
| IIL       | PRE or CLR | vCC = 5.5 v,               | V  = 0.5 V               |     |         | - 1.8 |     |         | - 1.8 | IIIA |
| los‡      |            | $V_{CC} = 5.5 \text{ V},$  | V <sub>O</sub> = 0       | -60 |         | -150  | -60 |         | -150  | mA   |
| ICC       |            | $V_{CC} = 5.5 \text{ V},$  | See Note 2               |     | 10.5    | 16    |     | 10.5    | 16    | mA   |

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                    |                                         | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | SN54F74 |     | SN74F74 |     | UNIT |    |  |
|------------------------------------|-----------------------------------------|-------------------------------------------------|-----|---------|-----|---------|-----|------|----|--|
|                                    |                                         |                                                 | MIN | MAX     | MIN | MAX     | MIN | MAX  |    |  |
| f <sub>clock</sub> Clock frequency |                                         | 0                                               | 100 | 0       | 80  | 0       | 100 | MHz  |    |  |
|                                    | Pulse duration                          | CLK high, PRE or CLR low                        | 4   |         | 4   |         | 4   |      | ns |  |
| t <sub>W</sub>                     |                                         | CLK low                                         | 5   |         | 6   |         | 5   |      |    |  |
|                                    | Catura time a data hafarra CLIVA        | High                                            | 2   |         | 3   |         | 2   |      | ns |  |
| t <sub>su</sub>                    | Setup time, data before CLK↑            | Low                                             | 3   |         | 4   |         | 3   |      |    |  |
|                                    | Setup time, inactive-state before CLK↑§ | PRE or CLR to CLK                               | 2   |         | 3   |         | 2   |      |    |  |
| th                                 | Hold time, data after CLK↑              | High                                            | 1   |         | 2   |         | 1   |      | no |  |
|                                    | Holu tille, uata alter CLN              | Low                                             | 1   |         | 2   |         | 1   |      | ns |  |

<sup>§</sup> Inactive-state setup time is also referred to as recovery time.



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: ICC is measured with D, CLK, and PRE grounded then with D, CLK, and CLR grounded.

# SN54F74, SN74F74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET SDFS046A – MARCH 1987 – REVISED OCTOBER 1993

# switching characteristics (see Note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)               | $V_{CC} = 5 \text{ V},$ $C_{L} = 50 \text{ pF},$ $R_{L} = 500 \Omega,$ $T_{A} = 25^{\circ}\text{C}$ |     |     | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 500 Ω,<br>$T_A$ = MIN to MAX <sup>†</sup><br>SN54F74 SN74F74 |      |     |      | UNIT |    |
|------------------|-----------------|------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------|------|-----|------|------|----|
|                  |                 |                              | MIN                                                                                                 | TYP | MAX | MIN                                                                                                                  | MAX  | MIN | MAX  |      |    |
| f <sub>max</sub> |                 |                              | 100                                                                                                 | 145 |     | 80                                                                                                                   |      | 100 |      | MHz  |    |
| tPLH             | CLK             | 0.57                         | 3                                                                                                   | 4.9 | 6.8 | 3.8                                                                                                                  | 8.5  | 3   | 7.8  |      |    |
| <sup>t</sup> PHL |                 | Q or $\overline{\mathbb{Q}}$ | 3.6                                                                                                 | 5.8 | 8   | 4.4                                                                                                                  | 10.5 | 3.6 | 9.2  | ns   |    |
| t <sub>PLH</sub> | PRE or CLR      | DDE or CLD                   | Q or $\overline{\mathbb{Q}}$                                                                        | 2.4 | 4.2 | 6.1                                                                                                                  | 3.2  | 8   | 2.4  | 7.1  | nc |
| t <sub>PHL</sub> |                 | QUIQ                         | 2.7                                                                                                 | 6.6 | 9   | 3.5                                                                                                                  | 11.5 | 2.7 | 10.5 | ns   |    |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated